## **LESSONPLAN**

| Department : CSE | SE Semester:3 <sup>rd</sup> ,Name of Faculty: |                                                                                                                       |  |
|------------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--|
|                  |                                               | Effective From Date:                                                                                                  |  |
| Subject:TH3      | No.of days/                                   |                                                                                                                       |  |
| Digital          | week Class                                    | No. ofWeek-15                                                                                                         |  |
| Electronics (DE) | allotted: 4                                   |                                                                                                                       |  |
| Liectionics (DL) |                                               | Topic to be Covered:                                                                                                  |  |
| Week             | ClassDay                                      | Theory                                                                                                                |  |
| 1st              | 1st                                           | UNIT1:BASICSOFDIGITAL ELECTRONICS                                                                                     |  |
|                  | 2nd                                           | <b>1.1.</b> NumberSystem-Binary,Octal,Decimal,                                                                        |  |
|                  | 3rd                                           | Hexadecimal-Conversionfromonesystemtoanothernumber system.                                                            |  |
|                  | 4th                                           | <b>1.2</b> ArithmeticOperation-Addition,Subtraction, Multiplication, Division,                                        |  |
| 2 <sup>nd</sup>  | 1st                                           | 1"s&2"scomplementofBinarynumbers&Subtractionusing complementsmethod.                                                  |  |
|                  | 2nd                                           | <b>1.3</b> DigitalCode&itsapplication&distinguishbetweenweighted& non-weightCode,                                     |  |
|                  | 3rd                                           | Binarycodes,excess-3and Gray codes.                                                                                   |  |
|                  | 4th                                           | <b>1.4</b> Logicgates:AND,OR,NOT,NAND,NOR,Exclusive-OR, Exclusive-NOR—Symbol,                                         |  |
| 3 <sup>rd</sup>  | 1st                                           | Function, expression, truth table & timing diagram                                                                    |  |
|                  | 2nd                                           | 1.5UniversalGates&its Realization                                                                                     |  |
|                  | 3rd                                           | <b>1.6</b> Booleanalgebra, Boolean expressions, Demorgan "sTheorems.                                                  |  |
|                  | 4th                                           | 1.7Represent LogicExpression:SOP& POSforms                                                                            |  |
| 4 <sup>th</sup>  | 1st                                           | <b>1.8</b> Karnaughmap(3&4Variables)&Minimizationof logical expressions,don"tcareconditions                           |  |
|                  | 2nd                                           | <ol> <li>DoubtClearingclass</li> <li>Quiz test</li> <li>Assignment</li> </ol>                                         |  |
|                  | 3rd                                           | UNIT-2:COMBINATIONALLOGICCIRCUITS                                                                                     |  |
|                  | 4th                                           | 2.1Halfadder,Full adder,                                                                                              |  |
| 5 <sup>th</sup>  | 1st                                           | HalfSubtractor,FullSubtractor,                                                                                        |  |
|                  | 2nd                                           | SerialandParallelBinary4bit adder.                                                                                    |  |
|                  | 3rd                                           | 2.2Multiplexer(4:1),                                                                                                  |  |
|                  | 4th                                           | De-multiplexer(1:4),Decoder,Encoder,                                                                                  |  |
| 6 <sup>th</sup>  | 1st                                           | Digitalcomparator(3Bit)                                                                                               |  |
|                  | 2nd                                           | <b>2.3</b> Seven segmentDecoder(Definition,relevance,gatelevelofcircuit Logiccircuit,truthtable,Applicationsofabove). |  |
|                  | 3rd                                           | <ol> <li>DoubtClearingclass</li> <li>Quiz test</li> <li>Assignment</li> </ol>                                         |  |
|                  | 4th                                           | UNIT-3:SEQUENTIALLOGICCIRCUITS                                                                                        |  |
| 7 <sup>th</sup>  | 1st                                           | <b>3.1</b> Principleofflip-flopsoperation,its Types,                                                                  |  |
|                  | 2nd                                           | 3.2SRFlipFlopusingNAND,NORLatch (unclocked)                                                                           |  |
|                  | 3rd                                           | <b>3.3</b> C lockedSR,D,JK,T,JKMasterSlaveflip-flops-Symbol,                                                          |  |
|                  | 4th                                           | logicCircuit,truth tableand applications                                                                              |  |

| 8 <sup>th</sup>           | 1st  | <b>3.4</b> ConceptofRacingandhowit canbeavoided.                             |
|---------------------------|------|------------------------------------------------------------------------------|
|                           |      | 1. DoubtClearingclass                                                        |
|                           | 2nd  | 2. Quiz test                                                                 |
|                           |      | 3. Assignment                                                                |
|                           | 3rd  | UNIT-4:REGISTERS,MEMORIES&PLD                                                |
|                           | 4th  | <b>4.1</b> ShiftRegisters-Serial inSerial-out,Serial-inParallel-out,         |
| 9 <sup>th</sup>           | 1st  | Parallelinserial out and Parallelin parallelout                              |
|                           | 2nd  | <b>4.2</b> Universalshiftregisters-Applications.                             |
|                           | 3rd  | 4.3 Types of Counter & applications                                          |
|                           | 4th  | <b>4.4</b> Binarycounter, Asynchronousripplecounter (UP&DOWN),               |
| 10 <sup>th</sup>          | 1st  | Decadecounter.Synchronouscounter,RingCounter.                                |
|                           | 2nd  | <b>4.5</b> Conceptofmemories-RAM, ROM,                                       |
|                           | 3rd  | staticRAM,dynamicRAM,PSRAM                                                   |
|                           | 4th  | 4.6Basicconcept of PLD & applications                                        |
|                           |      | 1. DoubtClearingclass                                                        |
|                           | 1st  | 2. Quiz test                                                                 |
| 11 <sup>th</sup>          |      | 3. Assignment                                                                |
| 11                        | 2nd  | UNIT-5: A/DANDD/ACONVERTERS                                                  |
|                           | 3rd  | 5.1NecessityofA/D andD/Aconverters.                                          |
|                           | 4th  | <b>5.2</b> D/Aconversionusingweightedresistorsmethods.                       |
| <b>12</b> <sup>th</sup> - | 1st  | <b>5.3</b> D/AconversionusingR-2Rladder(Weightedresistors)network.           |
|                           | 2nd  | <b>5.4</b> A/Dconversionusingcounter method.                                 |
|                           | 3rd  | <b>5.5</b> A/DconversionusingSuccessiveapproximate method                    |
|                           |      | 1. DoubtClearingclass                                                        |
|                           | 4th  | 2. Quiz test                                                                 |
|                           |      | 3. Assignment                                                                |
| 13 <sup>th</sup>          | 1st  | Unit-6:LOGIC FAMILIES                                                        |
|                           | 2nd  | <b>6.1</b> Variouslogicfamilies&categoriesaccordingtothe ICfabrication       |
|                           | ZIIU | process                                                                      |
|                           | 3rd  | <b>6.2</b> CharacteristicsofDigitalICs-PropagationDelay,                     |
|                           | 4th  | fan-out,fan-in,PowerDissipation,                                             |
|                           | 1st  | NoiseMargin,PowerSupplyrequirement&SpeedwithReference                        |
|                           | 131  | tologic families.                                                            |
|                           | 2nd  | <b>6.3</b> Features, circuit operation & various applications of TTL (NAND), |
| 14 <sup>th</sup>          | 3rd  | CMOS(NAND& NOR)                                                              |

Signature of Faculty

Lecture ,CSE ASIAN SCHOOL OF TECHNOLOGY, KHORDHA